

August 1986 Revised March 2000

# DM74LS283

# 4-Bit Binary Adder with Fast Carry

#### **General Description**

These full adders perform the addition of two 4-bit binary numbers. The sum  $(\Sigma)$  outputs are provided for each bit and the resultant carry (C4) is obtained from the fourth bit. These adders feature full internal look ahead across all four bits. This provides the system designer with partial lookahead performance at the economy and reduced package count of a ripple-carry implementation.

The adder logic, including the carry, is implemented in its true form meaning that the end-around carry can be accomplished without the need for logic or level inversion.

#### **Features**

- Full-carry look-ahead across the four bits
- Systems achieve partial look-ahead performance with the economy of ripple carry
- Typical add times

Two 8-bit words 25 ns Two 16-bit words 45 ns

■ Typical power dissipation per 4-bit adder 95 mW

## **Ordering Code:**

| 0  | rder Number | Package Number | Package Description                                                         |
|----|-------------|----------------|-----------------------------------------------------------------------------|
| DN | //74LS283M  | M16A           | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow |
| DN | //74LS283N  | N16E           | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide       |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

### **Connection Diagram**



# **Function Table**

|      |      |      |      | Outputs     |     |            |             |    |            |  |
|------|------|------|------|-------------|-----|------------|-------------|----|------------|--|
|      | Inj  | put  |      | When C0 = L |     |            | When C0 = H |    |            |  |
|      |      |      |      |             | WI  | nen C2 = L |             | Wh | ien C2 = H |  |
| A1 / | B1 / | A2 / | B2 / | Σ1          | Σ2  | C2 /       | Σ1          | Σ2 | C2         |  |
| A3   | B3   | A4   | B4   | Σ3          | Σ4  | C4         | Σ3          | Σ4 | C4         |  |
| L    | L    | L    | L    | L           | L   | L          | Н           | L  | L          |  |
| Н    | L    | L    | L    | Н           | L   | L          | L           | Н  | L          |  |
| L    | Н    | L    | L    | Н           | L   | L          | L           | н  | L          |  |
| Н    | H    | L    | L    | L           | Н   | L          | H '         | H  | L          |  |
| L    | L    | H    | L    | L           | н   | L          | Н           | Н  | L          |  |
| Н    | L    | н    | L    | Н           | Н   | L          | L           | L  | н          |  |
| L    | Н    | н    | L    | Н           | Н   | L          | L           | L  | Н          |  |
| н    | Н    | Н    | L    | L           | L   | H          | Н           | L  | н          |  |
| L    | L    | L    | н    | L           | н   | L          | Н           | н  | L          |  |
| Н    | L    | L    | ∣ н  | Н           | н   | L          | L           | L  | н          |  |
| L    | Н    | L    | Н    | Н           | H   | L          | L           | L  | Н          |  |
| н    | Н    | L    | Н    | L           | L   | н          | Н           | L  | Н          |  |
| L    | L    | н    | Н    | L           | L   | н          | Н           | L  | н          |  |
| н    | L    | Н    | н    | н           | l L | н          | L           | н  | н          |  |
| L    | н    | н    | Н    | н           | L   | н          | L           | н  | Н          |  |
| H    | Н    | Н    | Н    | L           | Н   | Н          | Н           | Н  | Н          |  |

H = HIGH Level, L = LOW Level

Input conditions at A1, B1, A2, B2, and C0 are used to determine outputs  $\Sigma$ 1 and  $\Sigma$ 2 and the value of the internal carry C2. The values at C2, A3, B3, A4, and B4 are then used to determine outputs  $\Sigma$ 3,  $\Sigma$ 4, and C4.

## **Logic Diagram**



## **Absolute Maximum Ratings**(Note 1)

Supply Voltage 7V Input Voltage 7V Operating Free Air Temperature Range  $0^{\circ}\text{C to } +70^{\circ}\text{C}$  Storage Temperature Range  $-65^{\circ}\text{C to } +150^{\circ}\text{C}$ 

Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

## **Recommended Operating Conditions**

| Symbol          | Parameter                      | Min  | Nom | Max  | Units |
|-----------------|--------------------------------|------|-----|------|-------|
| V <sub>CC</sub> | Supply Voltage                 | 4.75 | 5   | 5.25 | V     |
| V <sub>IH</sub> | HIGH Level Input Voltage       | 2    |     |      | V     |
| V <sub>IL</sub> | LOW Level Input Voltage        |      |     | 0.8  | V     |
| I <sub>OH</sub> | HIGH Level Output Current      |      |     | -0.4 | mA    |
| I <sub>OL</sub> | LOW Level Output Current       |      |     | 8    | mA    |
| T <sub>A</sub>  | Free Air Operating Temperature | 0    |     | 70   | °C    |

#### **Electrical Characteristics**

over recommended operating free air temperature range (unless otherwise noted)

| Symbol           | Parameter                    | Conditions                                     |      | Min     | Typ<br>(Note 2) | Max  | Units          |
|------------------|------------------------------|------------------------------------------------|------|---------|-----------------|------|----------------|
| VI               | Input Clamp Voltage          | V <sub>CC</sub> = Min, I <sub>I</sub> = -18 mA |      |         |                 | -1.5 | V              |
| V <sub>OH</sub>  | HIGH Level                   | V <sub>CC</sub> = Min, I <sub>OH</sub> = Max   |      | 2.7     | 3.4             |      | V              |
|                  | Output Voltage               | V <sub>IL</sub> = Max, V <sub>IH</sub> = Min   |      | 2.7 3.4 | 3.4             |      | v              |
| V <sub>OL</sub>  | LOW Level                    | V <sub>CC</sub> = Min, I <sub>OL</sub> = Max   |      |         | 0.35            | 0.5  |                |
|                  | Output Voltage               | V <sub>IL</sub> = Max, V <sub>IH</sub> = Min   |      |         | 0.33            | 0.5  | V              |
|                  |                              | I <sub>OL</sub> = 4 mA, V <sub>CC</sub> = Min  |      |         | 0.25            | 0.4  | 7              |
| l <sub>l</sub>   | Input Current @ Max          | V <sub>CC</sub> = Max                          | A, B |         |                 | 0.2  | mA             |
|                  | Input Voltage                | $V_I = 7V$                                     | C0   |         |                 | 0.1  |                |
| I <sub>IH</sub>  | HIGH Level                   | V <sub>CC</sub> = Max                          | A, B |         |                 | 40   |                |
|                  | Input Current                | $V_1 = 2.7V$                                   | C0   |         |                 | 20   | mA<br>μA<br>mA |
| I <sub>IL</sub>  | LOW Level                    | V <sub>CC</sub> = Max                          | A, B |         |                 | -0.8 | mΛ             |
|                  | Input Current                | $V_I = 0.4V$                                   | C0   |         |                 | -0.4 | IIIA           |
| Ios              | Short Circuit Output Current | V <sub>CC</sub> = Max                          |      | -20     |                 | -100 | mA             |
| I <sub>CC1</sub> | Supply Current               | V <sub>CC</sub> = Max (Note 4)                 | •    |         | 19              | 34   | mA             |
| I <sub>CC2</sub> | Supply Current               | V <sub>CC</sub> = Max (Note 5)                 |      |         | 22              | 39   | mA             |

Note 2: All typicals are at  $V_{CC}$  = 5V,  $T_A$  = 25°C.

Note 3: Not more than one output should be shorted at a time, and the duration should not exceed one second.

Note 4:  $I_{CC1}$  is measured with all outputs OPEN, all B inputs LOW and all other inputs at 4.5V, or all inputs at 4.5V.

Note 5:  $I_{\text{CC2}}$  is measured with all outputs OPEN and all inputs GROUNDED.

|                  | / and T <sub>A</sub> = 25°C | From (Input)                                       |                                              | R <sub>I</sub> = | 2 kΩ |                                                                      | Т  |
|------------------|-----------------------------|----------------------------------------------------|----------------------------------------------|------------------|------|----------------------------------------------------------------------|----|
| Symbol           | Parameter                   | To (Output)                                        | C <sub>1</sub> = 15 pF                       |                  |      |                                                                      | Uı |
| -                |                             | ` ' '                                              | Min                                          | Max              | Min  | Max                                                                  | -  |
| t <sub>PLH</sub> | Propagation Delay Time      | C0 to 71 70                                        |                                              | 24               |      | 20                                                                   |    |
|                  | LOW-to-HIGH Level Output    | C0 to ∑1, ∑2                                       |                                              | 24               |      |                                                                      |    |
| t <sub>PHL</sub> | Propagation Delay Time      | C0 to 71 70                                        |                                              | 24               |      | 20                                                                   |    |
|                  | HIGH-to-LOW Level Output    | C0 to ∑1, ∑2                                       |                                              | 24               |      | 30                                                                   |    |
| t <sub>PLH</sub> | Propagation Delay Time      | CO to 72                                           |                                              | 24               |      | 20                                                                   |    |
|                  | LOW-to-HIGH Level Output    | C0 to ∑3                                           |                                              | 24               |      | 20                                                                   |    |
| t <sub>PHL</sub> | Propagation Delay Time      | C0 to Σ3                                           |                                              | 24               |      | 20                                                                   |    |
|                  | HIGH-to-LOW Level Output    | C0 t0 23                                           |                                              | 24               |      | 30                                                                   | 1  |
| t <sub>PLH</sub> | Propagation Delay Time      | C0 to Σ4                                           |                                              | 24               |      |                                                                      |    |
|                  | LOW-to-HIGH Level Output    | 00 10 24                                           |                                              | 24               |      |                                                                      | n  |
| t <sub>PHL</sub> | Propagation Delay Time      | C0 to ∑4                                           |                                              | 24               |      | Max 28 30 28 30 28 30 28 30 28 30 24 25                              | n  |
|                  | HIGH-to-LOW Level Output    | 00 10 24                                           |                                              | 24               |      |                                                                      |    |
| t <sub>PLH</sub> | Propagation Delay Time      | $A_i$ or $B_i$ to $\Sigma_i$                       |                                              | 24               |      | 20                                                                   |    |
|                  | LOW-to-HIGH Level Output    | Aj UI Dj IU Zj                                     |                                              | 24               |      | 20                                                                   |    |
| t <sub>PHL</sub> | Propagation Delay Time      | $A_i$ or $B_i$ to $\Sigma_i$                       |                                              | 24               |      | 28 30 28 30 28 30 28 30 24 25 24                                     | ns |
|                  | HIGH-to-LOW Level Output    | A¦ or D¦ to ∑i                                     |                                              | 24               |      |                                                                      |    |
| t <sub>PLH</sub> | Propagation Delay Time      | C0 to C4                                           |                                              | 17               |      | 24                                                                   | r  |
|                  | LOW-to-HIGH Level Output    |                                                    | <u>                                     </u> |                  |      |                                                                      |    |
| t <sub>PHL</sub> | Propagation Delay Time      | C0 to C4                                           |                                              | 17               |      | 25                                                                   |    |
|                  | HIGH-to-LOW Level Output    | 00 10 04                                           |                                              | 17               |      | 28<br>30<br>28<br>30<br>28<br>30<br>28<br>30<br>28<br>30<br>24<br>25 |    |
| t <sub>PLH</sub> | Propagation Delay Time      | A <sub>i</sub> or B <sub>i</sub> to C4             |                                              | 17               |      | 24                                                                   | r  |
|                  | LOW-to-HIGH Level Output    | A <sub>1</sub> 01 D <sub>1</sub> 10 O <sub>3</sub> |                                              | ''               |      |                                                                      |    |
| t <sub>PHL</sub> | Propagation Delay Time      | A <sub>i</sub> or B <sub>i</sub> to C4             |                                              | 17               |      | 26                                                                   |    |
|                  | HIGH-to-LOW Level Output    | Aj UI Dj IU U4                                     |                                              | ''               |      | 20                                                                   |    |





16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow Package Number M16A

#### Physical Dimensions inches (millimeters) unless otherwise noted (Continued)



16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N16E

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com

# This datasheet has been downloaded from:

www. Data sheet Catalog.com

Datasheets for electronic components.